Please use this identifier to cite or link to this item:
http://arks.princeton.edu/ark:/88435/dsp01pr76f584n
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor | Verma, Naveen | - |
dc.contributor.advisor | Wentzlaff, David | - |
dc.contributor.author | Liang, Xiaohua | - |
dc.date.accessioned | 2016-06-23T13:57:22Z | - |
dc.date.available | 2016-06-23T13:57:22Z | - |
dc.date.created | 2016-05-02 | - |
dc.date.issued | 2016-06-23 | - |
dc.identifier.uri | http://arks.princeton.edu/ark:/88435/dsp01pr76f584n | - |
dc.description.abstract | This project developed, tested and evaluated a reconfigurable interconnect network for a manycore multi-chip system based on the Princeton Piton Processor architecture framework. The system provides a full-stack solution for multi-chip routing from the off-chop router down to the inter-FPGA high-speed connection hardware. The main components of the system include a highly parameterizable off-chip outer that supports routing over different topologies, a high-speed interchip transceiver system leveraging the GTX serial transceiver on Xilinx 7-series FPGAs, and the extension PCBs that facilitate the high-radix interconnection across multiple FPGA boards. The design is targeted to be implementaed on multiple Digilent Genesys 2 boards using Kintex-7 FPGA. Challenges behind these objectives along with proposed and implemented solutions are also discussed in this report. Major challenges include but not limited to, designing parameterizable decision making rouiting logic in Verilog hardware description language, devising efficient workflow to generate interconnect networks of different sizes and topologies for evaluation , designing and interfacing with gigabit high-speed serial tranceivers, synchronization and flow control across multiple FPGA board, high speed PCB routing under layer number and space constrain, testing and evaluating a multi-FPGA system and etc. | en_US |
dc.format.extent | 89 pages | * |
dc.language.iso | en_US | en_US |
dc.title | A Reconfigurable Interconnect Network for a Piton Multi-chip System | en_US |
dc.type | Princeton University Senior Theses | - |
pu.date.classyear | 2016 | en_US |
pu.department | Electrical Engineering | en_US |
pu.pdf.coverpage | SeniorThesisCoverPage | - |
Appears in Collections: | Electrical Engineering, 1932-2020 |
Files in This Item:
File | Size | Format | |
---|---|---|---|
Liang_Xiaohua_Senior_Thesis.pdf | 1.2 MB | Adobe PDF | Request a copy |
Items in Dataspace are protected by copyright, with all rights reserved, unless otherwise indicated.