Skip navigation
Please use this identifier to cite or link to this item: http://arks.princeton.edu/ark:/88435/dsp01k0698b25q
Full metadata record
DC FieldValueLanguage
dc.contributor.advisorSengupta, Kaushik-
dc.contributor.authorSmith, TJ-
dc.date.accessioned2018-08-20T15:53:10Z-
dc.date.available2018-08-20T15:53:10Z-
dc.date.created2018-05-11-
dc.date.issued2018-08-20-
dc.identifier.urihttp://arks.princeton.edu/ark:/88435/dsp01k0698b25q-
dc.description.abstractA 100 pixel detector array is created in a 65 nm CMOS process for video-rate (30 fps) active 2.8 THz imaging. Each pixel in the 10x10 array contains a rectangular patch antenna and a single common-gate transistor to rectify the incident THz signal and a low noise amplifier to amplify and buffer the signal before multiplexing. The chip’s digital circuitry and output amplifier are capable of over-clocking to 300,000 fps, allowing for post-sampling averaging to increase SNR by a factor of roughly 10x (20 dB). The chip achieves a simulated NEP of 33 pW/√Hz and a responsivity of 68 kV/W, which is comparable to or better than existing detectors, and does so at a higher frequency (3x higher on average) than almost all of them. This paper focuses on the design and layout of the LNA, output amplifier, and associated analog circuitry in the chip.en_US
dc.format.mimetypeapplication/pdf-
dc.language.isoenen_US
dc.title100 Pixel 2.8 THz CMOS Camera: Analog Circuitry Designen_US
dc.typePrinceton University Senior Theses-
pu.date.classyear2018en_US
pu.departmentElectrical Engineeringen_US
pu.pdf.coverpageSeniorThesisCoverPage-
pu.contributor.authorid961060763-
Appears in Collections:Electrical Engineering, 1932-2020

Files in This Item:
File Description SizeFormat 
SMITH-TJ-THESIS.pdf7.1 MBAdobe PDF    Request a copy


Items in Dataspace are protected by copyright, with all rights reserved, unless otherwise indicated.